# <u>Tracking Regulator/Line</u> <u>Driver</u> - Micropower, Low Dropout 200 mA

# NCV8182C

The NCV8182C is a monolithic integrated low dropout tracking regulator designed to provides an adjustable buffered output voltage that closely tracks the reference input. The output delivers up to 250 mA while being able to be configured higher, lower or equal to the reference voltages.

The device has been designed to operate over a wide input and  $V_{REF/EN}$  operating voltage range while still maintaining excellent DC characteristics. The NCV8182C is protected from reverse battery, short circuit and thermal runaway conditions. The device also can withstand load dump transients and reverse polarity input voltage transients. This makes it suitable for use in automotive environments.

The  $V_{REF/EN}$  lead serves two purposes. It is used to provide the input voltage as a reference for the output and it also can be pulled low to place the device in sleep mode.

## Features

- Output Voltage Tracking Tolerance: max. ±10 mV
- Output Current: up to 250 mA
- Low Disable Current (Typ. 20  $\mu$ A @ V<sub>REF/EN</sub> = 0 V)
- Low Dropout Voltage (Typ. 240 mV @ 200 mA)
- Wide Input and V<sub>REF/EN</sub> Operating Voltage Range
- Protection Features:
  - Current Limit
  - Thermal Shutdown
  - Reverse Polarity Protection
- Internally Fused Leads in SOIC-8 Package
- AEC-Q100 Grade 1 Qualified and PPAP Capable
- These are Pb-Free Devices

# Typical Applications (For safety applications refer to Figure 26)

• Engine Control Unit, Transmission Control Unit, Comfort Controls, Infotainment, Sensors, Local Controls, Tire Pressure Monitor, Machine Controls, Switch and Sensor Reading, Operator Interface Control



Figure 1. Application Circuit



# **ON Semiconductor®**

www.onsemi.com







#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.







#### **PIN FUNCTION DESCRIPTION**

| Pin No.<br>SOIC-8 | Pin No.<br>DPAK-5 | Pin Name            | Description                                                                                                                                                                                                                                                                      |
|-------------------|-------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8                 | 1                 | V <sub>in</sub>     | Positive Power Supply Input. Connect 1.0 $\mu\text{F}$ capacitor to ground.                                                                                                                                                                                                      |
| 1                 | 2                 | V <sub>out</sub>    | Tracker Output Voltage. Connect 10 $\mu\text{F}$ capacitor with ESR < 1.9 $\Omega$ to ground.                                                                                                                                                                                    |
| 2, 3, 6, 7        | 3                 | GND                 | Power Supply Ground.                                                                                                                                                                                                                                                             |
| 4                 | 4                 | ADJ                 | Voltage Adjust Input. The adjust input can be connected directly to output pin for $V_{out} = V_{REF/EN}$ or by a voltage divider for higher/lower output voltages. The adjust pin can be also connected to ground in case of using this device as a High–Side Driver.           |
| 5                 | 5                 | V <sub>REF/EN</sub> | Reference Voltage and ENABLE Input. Connect the reference to this pin. A low signal dis-<br>ables the IC; a high signal switches it on. The reference voltage can be connected directly or<br>by a voltage divider for lower output voltages. Connect 10 nF capacitor to ground. |

#### **ABSOLUTE MAXIMUM RATINGS**

| Rating                                           | Symbol              | Min | Мах | Unit |
|--------------------------------------------------|---------------------|-----|-----|------|
| Input Voltage DC (Note 1)<br>DC                  | V <sub>in</sub>     | -16 | 45  | V    |
| Input Voltage (Note 2)<br>Load Dump – Suppressed | U <sub>S</sub> *    | _   | 60  | V    |
| Output Voltage                                   | V <sub>out</sub>    | -10 | 40  | V    |
| Reference Voltage / Enable Input DC<br>DC        | V <sub>REF/EN</sub> | -10 | 40  | V    |
| Adjust Input Voltage DC<br>DC                    | V <sub>ADJ</sub>    | -10 | 40  | V    |
| Maximum Junction Temperature                     | T <sub>J(max)</sub> | -40 | 150 | °C   |
| Storage Temperature                              | T <sub>STG</sub>    | -50 | 150 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.

2. Load Dump Test B (with centralized load dump suppression) according to ISO16750-2 standard. Guaranteed by design. Not tested in production. Passed Class B according to ISO16750-1.

#### ESD CAPABILITY (Note 3)

| Rating                               | Symbol             | Min | Max | Unit |
|--------------------------------------|--------------------|-----|-----|------|
| ESD Capability, Human Body Model     | ESD <sub>HBM</sub> | -2  | 2   | kV   |
| ESD Capability, Charged Device Model | ESD <sub>CDM</sub> | -1  | 1   | kV   |

3. This device series incorporates ESD protection and is tested by the following methods:

ESD Human Body Model tested per AEC-Q100-002 (JS-001-2017)

Field Induced Charge Device Model ESD characterization is not performed on plastic molded packages with body sizes smaller than 2 x 2 mm due to the inability of a small package body to acquire and retain enough charge to meet the minimum CDM discharge current waveform characteristic defined in JEDEC JS-002-2018.

#### LEAD SOLDERING TEMPERATURE AND MSL (Note 4)

| Rating                                                  |     | Min | Max | Unit |
|---------------------------------------------------------|-----|-----|-----|------|
| Moisture Sensitivity Level<br>SOIC–8 (Note 5)<br>DPAK–5 | MSL | 1   |     | -    |

4. For more information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D

5. Device is under development. Values subject to change.

#### THERMAL CHARACTERISTICS

| Rating                                                                                                                                   | Symbol                                                  | Value       | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------|------|
| Thermal Characteristics, SOIC-8 (Note 5)<br>Thermal Resistance, Junction-to-Air (Note 6)<br>Thermal Reference, Junction-to-Lead (Note 6) | ${\sf R}_{0,{\sf JA}} {\sf R}_{\psi,{\sf JL2}}$         | 113<br>16   | °C/W |
| Thermal Characteristics, SOIC-8 (Note 5)<br>Thermal Resistance, Junction-to-Air (Note 7)<br>Thermal Reference, Junction-to-Lead (Note 7) | ${\sf R}_{0,{\sf IA}} {\sf R}_{{\sf U}{\sf J}{\sf L}2}$ | 88<br>16    | °C/W |
| Thermal Characteristics, DPAK-5<br>Thermal Resistance, Junction-to-Air (Note 6)<br>Thermal Resistance, Junction-to-Case (Note 6)         | R <sub>eja</sub><br>R <sub>ejc</sub>                    | 62.7<br>8.3 | °C/W |
| Thermal Characteristics, DPAK-5<br>Thermal Resistance, Junction-to-Air (Note 7)<br>Thermal Resistance, Junction-to-Case (Note 7)         | R <sub>0JA</sub><br>R <sub>0JC</sub>                    | 38.2<br>8.3 | °C/W |

 Values based on 1s0p board with copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness and FR4 PCB substrate. Single layer – according to JEDEC51.3.

 Values based on 2s2p board with copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness and FR4 PCB substrate. 4 layers – according to JEDEC51.7.

#### **RECOMMENDED OPERATING RANGES**

| Rating                           | Symbol              | Min  | Max | Unit |
|----------------------------------|---------------------|------|-----|------|
| Input Voltage                    | V <sub>in</sub>     | 3.4  | 35  | V    |
| Reference Voltage / Enable Input | V <sub>REF/EN</sub> | 2.75 | 34  | V    |
| Junction Temperature             | TJ                  | -40  | 150 | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

**ELECTRICAL CHARACTERISTICS**  $V_{in}$  = 13.5 V,  $V_{REF/EN} \ge 2.75$  V,  $C_{in}$  = 1  $\mu$ F,  $C_{out} \ge 10 \mu$ F,  $C_{VREF/EN}$  = 10 nF, for typical values  $T_J$  = 25°C; for min/max values  $T_J$  = -40°C to 150°C; unless otherwise noted. (Note 8)

| Parameter                                                                        | Test Conditions                                                                                                                              | Symbol                  | Min         | Тур           | Max              | Unit     |
|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------|---------------|------------------|----------|
| REGULATOR OUTPUT                                                                 |                                                                                                                                              |                         |             |               |                  |          |
| Output Voltage Tracking (Accuracy %)                                             | V <sub>in</sub> = 4.5 V to 26 V, I <sub>out</sub> = 100 μA to<br>200 mA, V <sub>REF/EN</sub> = 2.75 V to<br>(V <sub>in</sub> - 1 V) (Note 9) | $\Delta V_{out}$        | -10         | _             | 10               | mV       |
| Output Voltage Tracking (Accuracy %)                                             | V <sub>in</sub> = 12 V, I <sub>out</sub> = 30 mA, V <sub>REF/EN</sub> = 5 V<br>(Note 9)                                                      | $\Delta V_{out}$        | -5          | _             | 5                | mV       |
| Line Regulation                                                                  | V <sub>in</sub> = 4.5 V to 26 V, I <sub>out</sub> = 100 μA,<br>V <sub>REF/EN</sub> = 3.3 V (Note 9)                                          | Reg <sub>line</sub>     | -           | _             | 10               | mV       |
| Load Regulation                                                                  | l <sub>out</sub> = 100 μA to 200 mA, V <sub>REF/EN</sub> = 5 V<br>(Note 9)                                                                   | Reg <sub>load</sub>     | -           | -             | 10               | mV       |
| Dropout Voltage (Note 10)                                                        | V <sub>REF/EN</sub> = 5 V<br>I <sub>out</sub> = 100 μA<br>I <sub>out</sub> = 30 mA<br>I <sub>out</sub> = 200 mA                              | V <sub>DO</sub>         | -<br>-<br>- | 4<br>_<br>240 | 50<br>350<br>500 | mV       |
| DISABLE AND QUIESCENT CURRENTS                                                   |                                                                                                                                              |                         |             |               |                  |          |
| Disable Current                                                                  | $V_{in}$ = 12 V, $V_{REF/EN}$ = 0 V                                                                                                          | I <sub>DIS</sub>        | _           | 20            | 30               | μA       |
| Quiescent Current, $I_q = I_{in} - I_{out}$                                      | $V_{in}$ = 12 V, I <sub>out</sub> = 100 µA<br>V <sub>in</sub> = 12 V, I <sub>out</sub> = 200 mA                                              | ۱ <sub>q</sub>          | -           | 110<br>4      | 150<br>15        | μA<br>mA |
| CURRENT LIMIT PROTECTION                                                         |                                                                                                                                              |                         |             |               |                  |          |
| Current Limit                                                                    | V <sub>out</sub> = 90% of V <sub>REF/EN</sub> , V <sub>REF/EN</sub> = 5 V<br>(Note 9)                                                        | I <sub>LIM</sub>        | 250         | _             | 600              | mA       |
| REVERSE CURRENT PROTECTION                                                       |                                                                                                                                              |                         |             |               |                  |          |
| Reverse Current                                                                  | $V_{in} = 0 V$ , $V_{REF/EN} = 0 V$ , $V_{out} = 5 V$ (Note 9)                                                                               | I <sub>out_rev</sub>    | _           | 0.1           | 1.5              | mA       |
|                                                                                  | V <sub>in</sub> = 2.5 V, V <sub>REF/EN</sub> = 5 V, V <sub>out</sub> = 16 V<br>(Notes 5, 9)                                                  |                         | -           | 0.09          | TBD              |          |
|                                                                                  | $V_{in} = 6 \text{ V}, V_{REF/EN} = 5 \text{ V}, V_{out} = 16 \text{ V}, T_J = 150^{\circ}C \text{ (Notes 5, 9)}$                            | l <sub>in_rev</sub>     | TBD         | -0.03         | -                |          |
| PSRR                                                                             |                                                                                                                                              |                         |             |               |                  |          |
| Power Supply Ripple Rejection                                                    | f = 100 Hz, 1 V <sub>pp</sub>                                                                                                                | PSRR                    | -           | 85            | -                | dB       |
| ADJUST                                                                           |                                                                                                                                              |                         |             |               |                  |          |
| Adjust Input Current                                                             | V <sub>REF/EN</sub> = 5 V, V <sub>ADJ</sub> = 5 V                                                                                            | I <sub>ADJ</sub>        | -           | 0.03          | 0.5              | μA       |
| REFERENCE / ENABLE                                                               |                                                                                                                                              |                         |             |               |                  |          |
| Reference / Enable Input Threshold<br>Voltage Low (Off–State)<br>High (On–State) | V <sub>out</sub> = 0 V<br> V <sub>REF/EN</sub> - V <sub>out</sub>   < 10 mV                                                                  | V <sub>th(REF/EN)</sub> | 0.8         | 1.46<br>1.52  | _<br>2.75        | V        |
| Reference / Enable Input Current                                                 | V <sub>REF/EN</sub> = 5 V (Note 9)                                                                                                           | I <sub>REF/EN</sub>     | _           | 0.02          | 0.5              | μA       |
| THERMAL SHUTDOWN                                                                 |                                                                                                                                              |                         |             |               |                  |          |
| Thermal Shutdown Temperature (Note 11)                                           |                                                                                                                                              | T <sub>SD</sub>         | 150         | 180           | 210              | °C       |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

8. Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at  $T_A \approx T_J$ . Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.

9. Adjust and Output pin connected to each other.

10. Measured when output voltage falls 100 mV below the regulated voltage at  $V_{in}$  = 13.5 V.

11. Values based on design and/or characterization.

# **TYPICAL CHARACTERISTICS**

 $V_{REF/EN} = 5 V$ ,  $V_{ADJ} = V_{out}$  (unless otherwise noted)



# **TYPICAL CHARACTERISTICS**

 $V_{REF/EN} = 5 V$ ,  $V_{ADJ} = V_{out}$  (unless otherwise noted)



#### **TYPICAL CHARACTERISTICS**

 $V_{REF/EN} = 5 V$ ,  $V_{ADJ} = V_{out}$  (unless otherwise noted)



# DEFINITIONS

## General

All measurements are performed using short pulse low duty cycle techniques to maintain junction temperature as close as possible to ambient temperature.

#### **Output Voltage Tracking (Accuracy)**

The output voltage tracking (accuracy) parameter is defined for specific temperature, input voltage and output current values or specified over Line, Load and Temperature ranges.

# Line Regulation

The change in output voltage for a change in input voltage measured for specific output current over operating ambient temperature range.

# Load Regulation

The change in output voltage for a change in output current measured for specific input voltage over operating ambient temperature range.

## **Dropout Voltage**

The input to output differential at which the regulator output no longer maintains regulation against further reductions in input voltage. It is measured when the output drops 100 mV below its nominal value. The junction temperature, load current, and minimum input supply requirements affect the dropout level.

## **Quiescent Current**

Quiescent Current  $(I_q)$  is the difference between the input current (measured through the LDO input pin) and the output load current. If Reference/Enable pin is set to LOW (Off – State) the regulator reduces its internal bias and shuts off the output, this term is called the disable current (I<sub>DIS</sub>).

#### **Current Limit**

Current Limit is value of output current by which output voltage drops below 90% of  $V_{REF/EN}$  nominal value. It means that the device is capable to supply minimum 250 mA.

## PSRR

Power Supply Rejection Ratio is defined as ratio of output voltage and input voltage ripple. It is measured in decibels (dB).

## **Thermal Protection**

Internal thermal shutdown circuitry is provided to protect the integrated circuit in the event that the maximum junction temperature is exceeded. When activated at typically 180°C, the regulator turns off. This feature is provided to prevent failures from accidental overheating.

## Maximum Package Power Dissipation

The power dissipation level is maximum allowed power dissipation for particular package or power dissipation at which the junction temperature reaches its maximum operating value, whichever is lower.

#### APPLICATIONS INFORMATION

The NCV8182C low dropout tracking regulator is self-protected with internal thermal shutdown and internal current limit. Typical characteristics are shown in Figure 4 to Figure 21.

#### Input Decoupling (Cin)

A ceramic or tantalum 1  $\mu$ F capacitor is recommended and should be connected close to the NCV8182C package. Higher capacitance and lower ESR will improve the overall line and load transient response.

#### Output Decoupling (Cout)

The NCV8182C is a stable component and does not require a minimum Equivalent Series Resistance (ESR) for the output capacitor. Stability region of ESR vs. Output Current is shown in Figure 8. The minimum output decoupling value is 10  $\mu$ F and can be augmented to fulfill stringent load transient requirements. The tracking regulator works with ceramic chip capacitors as well as tantalum devices. Larger values improve noise rejection and load transient response.

#### **Tracking Regulator Operation**

The output voltage  $V_{out}$  is controlled by comparing it to the voltage applied at pin  $V_{REF/EN}$  and driving a PNP pass device accordingly. The loop stability depends on the output capacitor  $C_{out}$ , the load current, the chip temperature and the poles/zeros introduced by the integrated circuit.

Protection circuitry prevent the IC as well as the application from destruction in case of catastrophic events. These safeguards contain output current limitation, reverse polarity protection as well as thermal shutdown in case of over temperature. The over temperature protection circuit prevents the IC from immediate destruction under fault conditions (e.g. output continuously short-circuited) by reducing the output current. A thermal balance below 200°C junction temperature is established. Please note that a junction temperature above 150°C is outside the maximum ratings and reduces the IC lifetime. The NCV8182C allows a negative supply voltage. However, several small currents are flowing into the IC. For details see electrical characteristics table and typical performance curves. The thermal protection circuit is not operating during reverse polarity condition.

By pulling the V<sub>REF/EN</sub> lead below 1.46 V typically, the IC is disabled and enters a sleep mode where the device draws less than 30  $\mu$ A from power supply. When the V<sub>REF/EN</sub> lead is typically greater than 1.52 V, V<sub>out</sub> tracks the V<sub>REF/EN</sub> lead normally. The output is capable of supplying 250 mA to the load while configured as a similar (Figure 22), lower (Figure 23), or higher (Figure 24) voltage as the reference lead. The ADJ lead acts as the inverting terminal of the op amp and the V<sub>REF/EN</sub> lead as the non-inverting. The device can also be configured as a high-side driver as displayed in Figure 25.



Figure 22. Tracking Regulator at the Same Voltage



Figure 23. Tracking Regulator at Lower Voltages



Figure 24. Tracking Regulator at Higher Voltage



Figure 25. High–Side Driver

#### Thermal Considerations

As power in the NCV8182C increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and the ambient temperature affect the rate of junction temperature rise for the part. When the NCV8182C has good thermal conductivity through the PCB, the junction temperature will be relatively low with high power applications. The maximum dissipation the NCV8182C can handle is given by:

$$\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = \frac{\left[\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}\right]}{\mathsf{R}_{\mathsf{\theta},\mathsf{JA}}} \qquad (\mathsf{eq. 1})$$

Since  $T_J$  is not recommended to exceed 150°C, then the NCV8182C soldered on 645 mm<sup>2</sup>, 1 oz copper area, FR4 can dissipate up to 2 W for DPAK and 1.1 W for SOIC–8 when the ambient temperature ( $T_A$ ) is 25°C. See Figures 26 and 27 for  $R_{thJA}$  versus PCB area. The power dissipated by the NCV8182C can be calculated from the following equations:

$$\mathsf{P}_{\mathsf{D}} \approx \mathsf{V}_{\mathsf{in}}(\mathsf{I}_{\mathsf{q}} \otimes \mathsf{I}_{\mathsf{out}}) + \mathsf{I}_{\mathsf{out}}(\mathsf{V}_{\mathsf{in}} - \mathsf{V}_{\mathsf{out}}) \qquad (\mathsf{eq. 2})$$

or

$$V_{in(MAX)} \approx \frac{\mathsf{P}_{\mathsf{D}(MAX)} + \left(\mathsf{V}_{out} \times \mathsf{I}_{out}\right)}{\mathsf{I}_{out} + \mathsf{I}_{q}} \qquad (\text{eq. 3})$$

#### Hints

 $V_{in}$  and GND printed circuit board traces should be as wide as possible. When the impedance of these traces is high, there is a chance to pick up noise or cause the regulator to malfunction. Place external components, especially the output capacitor, as close as possible to the NCV8182C and make traces as short as possible. For better EMC performance on  $V_{\rm REF/EN}$  lead it is recommended to use additional decoupling 10 nF ceramic capacitor connected between  $V_{\rm REF/EN}$  and GND. The NCV8182C is not developed in compliance with ISO26262 standard. If application is safety critical then the below application example diagram shown in Figure 26 can be used.













#### **ORDERING INFORMATION**

| Device                           | Package                  | Shipping <sup>†</sup> |
|----------------------------------|--------------------------|-----------------------|
| NCV8182CDR2G<br>(In Development) | SOIC-8<br>(Pb-Free)      | 2500 / Tape & Reel    |
| NCV8182CDTRKG                    | DPAK, 5-PIN<br>(Pb-Free) | 2500 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





**DPAK-5, CENTER LEAD CROP** CASE 175AA **ISSUE B** 

DATE 15 MAY 2014

SCALE 1:1



#### RECOMMENDED SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH.

|            | INC       | HES   | MILLIM | IETERS |
|------------|-----------|-------|--------|--------|
| DIM        | MIN       | MAX   | MIN    | MAX    |
| Α          | 0.235     | 0.245 | 5.97   | 6.22   |
| в          | 0.250     | 0.265 | 6.35   | 6.73   |
| С          | 0.086     | 0.094 | 2.19   | 2.38   |
| D          | 0.020     | 0.028 | 0.51   | 0.71   |
| Е          | 0.018     | 0.023 | 0.46   | 0.58   |
| F          | 0.024     | 0.032 | 0.61   | 0.81   |
| G          | 0.180     | BSC   | 4.56   | BSC    |
| н          | 0.034     | 0.040 | 0.87   | 1.01   |
| J          | 0.018     | 0.023 | 0.46   | 0.58   |
| К          | 0.102     | 0.114 | 2.60   | 2.89   |
| L          | 0.045 BSC |       | 1.14   | BSC    |
| R          | 0.170     | 0.190 | 4.32   | 4.83   |
| <b>R</b> 1 | 0.185     | 0.210 | 4.70   | 5.33   |
| S          | 0.025     | 0.040 | 0.63   | 1.01   |
| U          | 0.020     |       | 0.51   |        |
| v          | 0.035     | 0.050 | 0.89   | 1.27   |
| Z          | 0.155     | 0.170 | 3.93   | 4.32   |

#### GENERIC **MARKING DIAGRAMS\***



\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " .", may or may not be present.

| DOCUMENT NUMBER:                                                                  | 98AON12855D Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| DESCRIPTION: DPAK-5 CENTER LEAD CROP PAGE 1 OF                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | ON Semiconductor and  and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the |  |  |  |  |  |  |

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative